## CSE 201: DIGITAL LOGIC DESIGN

Prepared By
Lec Sumaiya Afroz Mila
CSE, MIST

- The most basic arithmetic operation is the addition of two binary digits.
- A combination circuit that performs the addition of two bits is half adder
- A adder performs the addition of 2 significant bits and a previous carry is called a **full adder**

- Half Adder
  - Adds 1-bit plus 1-bit
  - Produces Sum and Carry

| x y | C S |
|-----|-----|
| 0 0 | 0 0 |
| 0 1 | 0 1 |
| 1 0 | 0 1 |
| 1 1 | 1 0 |

|   | X |
|---|---|
| + | y |
|   | S |

- Full Adder
  - Adds 1-bit(x) plus 1-bit(y) plus 1-bit(z)
  - Let the bit z be the carry-in bit
  - Produces Sum and Carry Out

| x y z | C $S$ |
|-------|-------|
| 0 0 0 | 0 0   |
| 0 0 1 | 0 1   |
| 0 1 0 | 0 1   |
| 0 1 1 | 1 0   |
| 1 0 0 | 0 1   |
| 1 0 1 | 1 0   |
| 1 1 0 | 1 0   |
| 1 1 1 | 1 1   |

|     | X |
|-----|---|
| +   | y |
| +   | Z |
|     |   |
| out | S |

- □ For the combination x=1, y=1 and z=1
- If we perform the addition operation without considering the input carry (z bit)

| x y z | CS  |
|-------|-----|
| 0 0 0 | 0 0 |
| 0 0 1 | 0 1 |
| 0 1 0 | 0 1 |
| 0 1 1 | 1 0 |
| 1 0 0 | 0 1 |
| 1 0 1 | 1 0 |
| 1 1 0 | 1 0 |
| 1 1 1 | 1 1 |

 If we perform the addition operation considering the input carry (z bit)



| 0     | 1 | 1 | 0 |   |
|-------|---|---|---|---|
| 1     | 0 | 1 | 1 |   |
| <br>0 | 0 | 1 | 1 |   |
| <br>1 | 1 | 1 | 0 | _ |

| $C_{i+1}S_i$ | $A_i B_i C_i$ |
|--------------|---------------|
| 0 0          | 0 0 0         |
| 0 1          | 0 0 1         |
| 0 1          | 0 1 0         |
| 1 0          | 0 1 1         |
| 0 1          | 1 0 0         |
| 1 0          | 1 0 1         |
| 1 0          | 1 1 0         |
| 1 1          | 1 1 1         |











## **BINARY SUBTRACTOR**

- The subtraction operation (A-B) can be done by (A+ 2's complement of B)
  - Take 1's complement or invert of B
  - Add A with 1's complement of B
  - 3. Add 1 with the least significant bits of the previous addition
- This can be achieved by modifying the n-bit parallel adder by
  - adding an inverter in input of B
  - Input carry C<sub>0</sub> must be equal to 1
- For unsigned numbers-
  - This operation gives (A-B) if A ≥ B
  - And 2's complement of B-A if A≤B

# 4- bit Parallel Subtractor using Full Adders



# 4- bit Adder - Subtractor



#### LIMITATIONS IN PARALLEL ADDER



- •All bits of addend and augend should be available for computation at the same time
- Each bit of sum output depends on the value of the input carry
- •Similarly C<sub>3</sub> has to wait for C<sub>2</sub>, and C<sub>2</sub> has to wait for C<sub>1</sub>
- •Thus only after the carry propagates through all the stages, S<sub>4</sub> will be in its steady state

#### LIMITATIONS IN PARALLEL ADDER



- Carry propagation from C1 to C4 causes propagation delay
- •The signal from the input carry  $C_i$  to the output carry  $C_{i+1}$ , propagates through an **AND gate**+ an **OR gate**, means **two gate levels**.
- C<sub>2</sub> has 2 gate levels from C<sub>1</sub> to C<sub>2</sub>
- •C3 has 2 gate levels from  $C_2$  to  $C_3$  and 4 gate levels from  $C_1$  to  $C_3$
- •Similarly, in the previous design with 4 full adders,  $\rm C_5$  has 4\*2=8 gate levels from  $\rm C_1$  to  $\rm C_5$
- •So, the total propagation time would be, propagation time in one half adder plus 8 gate levels

#### LIMITATIONS IN PARALLEL ADDER

- Carry propagation time is a limiting factor on the speed
- •Though the parallel adder will always have some value in the output terminals, outputs will not be correct unless signals are given enough time to propagate through the gates connected from the inputs to the outputs
- •One technique to **reduce** the carry propagation time is **look-ahead carry**

#### LOOK-AHEAD CARRY



$$P_i = A_i \oplus B_i$$
$$G_i = A_i B_i$$

Output sum and carry can be expressed as:

$$S_i = P_i \oplus C_i$$

$$C_{i+1} = G_i + P_i C_i$$

Booelan Function for carry output of each stage:

$$C_2 = G_1 + P_1 C_1$$

$$C_3 = G_2 + P_2 C_2 = G_2 + P_2 (G_1 + P_1 C_1) = G_2 + P_2 G_1 + P_2 P_1 C_1$$

$$C_4 = G_3 + P_3 C_3 = G_3 + P_3 G_2 + P_3 P_2 G_1 + P_3 P_2 P_1 C_1$$

C<sub>5</sub> can be derived by the equation substitution method:

$$C_5 = G_4 + P_4 C_4$$
  
=  $G_4 + P_4 (G_3 + P_3 G_2 + P_3 P_2 G_1 + P_3 P_2 P_1 C_1)$ 

## LOOK-AHEAD CARRY

$$C_2 = G_1 + P_1 C_1$$

$$C_3 = G_2 + P_2 C_2 = G_2 + P_2 (G_1 + P_1 C_1) = G_2 + P_2 G_1 + P_2 P_1 C_1$$

$$C_4 = G_3 + P_3 C_3 = G_3 + P_3 G_2 + P_3 P_2 G_1 + P_3 P_2 P_1 C_1$$

- Boolean function for each output carry is expressed in sum of products.
- Each function can be implemented with one level of AND gate, followed by an OR gate.
- Carry outputs depend on the variable P and G. P<sub>i</sub> and G<sub>i</sub> are functions of input A<sub>i</sub> and B<sub>i</sub> which are available as soon as inputs are applied to the adder.

$$P_i = A_i \oplus B_i$$
$$G_i = A_i B_i$$

- In this design,  $C_4$  does not have to wait for  $C_3$  and  $C_2$  to propagate.
- In fact, C<sub>4</sub> is propagated at the same time as C<sub>3</sub> and C<sub>2</sub>

## LOOK-AHEAD CARRY



$$P_i = A_i \oplus B_i$$
$$G_i = A_i B_i$$

 $\begin{aligned} & C_5 = G_4 + P_4 C_4 \\ & = G_4 + P_4 (G_3 + P_3 G_2 + P_3 P_2 G_1 + P_3 P_2 P_1 C_1) \\ & \text{Connection of } C_5 \text{ is not shown here.} \\ & \text{However, we can add the connection} \\ & \text{for } C_5 \end{aligned}$ 



# 4-DIT FULL ADDERS WITH LOUK-AREAL

# **CARRY**



# **CARRY**

So, the new

design can be



## LOGIC CIRCUITS

- Logic Circuits: Combinational and Sequential
- Combinational Circuits
  - A combinational circuit consists of logic gates whose outputs at any time are determined from <u>only the</u> <u>present combination of inputs.</u>
- Sequential Circuits
  - A sequential circuits employ storage elements and logic gates.
  - The outputs are a function of the inputs and the state of the storage elements.
  - The state of the storage elements, in turn, is a function of the previous inputs (and the previous state).